|
|
cac9a8a60f
|
- Corrected write timing
|
2013-03-02 12:29:07 +01:00 |
|
|
|
c04775d4a7
|
- Made build rule for testbenches generic
|
2013-03-02 12:26:58 +01:00 |
|
|
|
95aa43b2d5
|
- Debugging wb_ddr_ctrl
- Changed wb_ddr_ctrl_wb FIFO to 64 bit data width
- Added write burst support to wb_ddr_ctrl_wb_sc
|
2013-02-28 21:10:44 +01:00 |
|
|
|
56930a80c3
|
- Seperated control and data path in wb_ddr_ctrl_wb_dc
- Debugging wb_ddr_ctrl
|
2013-02-28 15:54:48 +01:00 |
|
|
|
70aaa51615
|
- Fixed DDR reset polarity
- Added planAhead script
|
2013-02-27 12:13:26 +01:00 |
|
|
|
dd2c99b93f
|
- Import project
- Clean up
|
2013-02-26 23:54:37 +01:00 |
|